



Pilani Campus

# Compiler Construction

Vinti Agarwal March 2021



# CS F363, Compiler Construction

Lecture topics: Recap



# Some content of the slides are based on:

https://web.stanford.edu/courses/soe-ycscs1-compilers



#### Where we are?





of an olaw,

### **Lexical Analysis?**

- classify program substrings according to role

bkcmy

communicate tokens to the parser (syntax analyzer)

#### Token class:

identifier- string of letters/digits integer- non empty string of digits

keyword: else if begin

whitespace: non empty sequence of blanks, tabs,

newline etc

### **Lexical Analysis?**

```
if (i==j)
z=1;
else
 z=0;
```

### **Lexical Analysis?**

```
z=1;
    y)\n\t\tz=1;\n\telse\n\t\tz=0;
```



### Lexical specification

What set of strings is in token class?

use regular language

How much input is used?

Maximal munch

Which token is used?

- priority ordering: keyword, identifier



### Lexical analysis



# Parsing/Syntax analysis -

innovate achieve lead

(3 \* 4 \* 4 \* 5 \* 5

Some important language can't be expressed using finite automata.

- e.g. 
$$(i)^{i}$$
  $i>=0$ 

\_

| Phase  | Input                | Output           |
|--------|----------------------|------------------|
| Lexer  | String of characters | String of tokens |
| Parser | String of tokens     | Parse tree       |



### Parsing/Syntax analysis

- context free grammar
- left most/right most derivation
- ambiguity
- Abstract syntax tree
- LL/SR/SLR

Skeleton 3 ST Skeleton 3 ST Skeleton 3 ST Income when she is still captures the by still captures of



### Semantic analysis



- parsing cannot catch some errors
- some language constructs are not context free
- checks of many kinds
  - All identifiers are declared
  - types
  - inheritance
  - class defined once -
  - method in a class defined once
  - reserve identifier not misused



# innovate achieve lead

### Semantic analysis

- Generalization of CFG: Attribute formalism
  - Synthesized Attributes
  - inherited attributes
- Syntax directed translation- associating semantic rules with productions

ept of CSJs, BITS Pilani, Pilani Campus



### Intermediate representation (IR)



# innovate achieve lead

### IR Language

- a language between source and target code
- provides an intermediate level of abstraction
  - more details than source
  - fewer details than target code
  - less machine dependent, easier to retarget
    - allow machine independent optimizations
    - can be implemented by syntax-directed translation, folded into parsing



Dept of CSIS, BITS Pilani, Pilani Campus

## IR Language classification

# High-level representation

- closer to source
- easy to generate
- optimization is difficult since input program is not broken sufficiently

# Low-level representation

- closer to target code
- easy to generate target code
- need more effort to translate source to IR



## IR Language classification

### High-level representation

- abstract syntax tree >
- Directed Acyclic Graph

Low-level representation ~

Three address code

**Abstract syntax tree** -> compart from of puse

## **Abstract syntax tree**









## **Directed Acyclic Graph**







- known as high-level assembly
- use register names, but has unlimited number
- use control structures like assembly language
- use opcodes, but some are high level
  - e.g push, translates to several assembly opcodes
  - most opcodes correspond directly to assembly opcodes

### Low-level IR

- depends on target machine:
  - 0-address code for stack machines
  - 2-address code for machines with memory-register operations
  - 3-address code for RISC architectures

### Three address code

- each instruction is of the form

- y and z are registers or constants
- permit only one operator on RHS
- offers flexibility in terms of target code generation and optimization

### Three address code

The expression x+y\*z is translated in

$$t_1 := y^*z$$
  
 $t_2 := x + t_1$ 

- each subexpression has a name



#### Three address code

- Similar to assembly code
- But use any number of IL registers to hold intermediate value.

### Intermediate code

- Write a function igen(e,t) for intermediate code generation
- Compute the value of e in register t
- Example: igen(e<sub>1</sub>+e<sub>2</sub>, t)
   igen(e<sub>1</sub>, t<sub>1</sub>) (t<sub>1</sub> is a fresh register)
   igen(e<sub>2</sub>, t<sub>2</sub>) (t<sub>2</sub> is a fresh register)
   t := t<sub>1</sub> + t<sub>2</sub>

### Statements in three-address code

- assignments
- jumps
- pointer and address assignments
- procedure call/returns
- miscellaneous

### **Assignment Statements**

- binary operator x = y op z
- unary operator x = op y
- x=y

for all operators in source language, there must be a counterpart in IR language

### **Index Assignments**

- Only 1-d arrays are supported
- Higher dim arrays need to be converted into 1-d arrays
- e.g., x = a[i]x[i] = a

### **Jump Statements**

- conditional and unconditional jumps
- goto L, L being a label
- if x relop y goto L

### Address and Pointer assignments

$$- x = & y$$

- x = y, simple pointer assignments

# Thank You!